Senior Staff Engineer- Physical Design

Marvell


Date: 1 week ago
City: Hyderabad
Contract type: Full time
About Marvell Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead Your Team, Your Impact Built on decades of expertise and execution, Marvell’s custom Processor/ASIC solution offers a differentiated approach with a best-in-class portfolio of data infrastructure intellectual property (IP) and a wide array of flexible business models. In this unique role, you’ll have the opportunity to work on both the physical design and methodology for future designs of our next-generation, high-performance processor chips in a leading-edge CMOS process technology, targeted at server, 5G/6G, automotive, and networking applications What You Can Expect
  • In this role based in Hyderabad, you will work with a global team on both the physical design of complex chips as well as the methodology to enable an efficient and robust design process
  • You will be responsible for maintaining, enhancing, and supporting Marvell's Place and Route Flow, leveraging industry-standard EDA tools
  • Your tasks will include performing synthesis, place and route, as well as timing analysis and closure on multiple intermediate and complex logic blocks
  • You will play a crucial role in developing and implementing timing and logic ECOs, collaborating closely with the RTL design team to drive modifications that address congestion and timing issues
  • Additionally, your involvement with the global timing team will include debugging and resolving any block-level timing issues encountered at the partition level
  • You will need to work across time zones as a part of multisite project execution
  • This position provides an exciting platform to engage with diverse engineering challenges within a collaborative and innovative environment at Marvell
What We're Looking For
  • Completed a Bachelor’s Degree in Electronics/Electrical Engineering or related fields and have 8-12 years of related professional experience OR a Master’s degree and/or PhD in Electronics/Electrical Engineering or related fields with 7+ years of related professional experience
  • In your coursework, you must have completed a digital logic course and projects that involved circuit design, testing, and timing analysis
  • Good understanding of standard Synthesis to GDS flows and methodology
  • Good scripting skills in languages such as Perl, tcl, and Python
  • Good understanding of digital logic and computer architecture
  • Hands-on experience in advanced technology nodes upto 2nm
  • Strong hands-on experience in blocks/subsystem P&R implementation using Cadence Innovus and Synopsys FC
  • Strong experience in block level signoff power, timing, PV closure & debugging skills
  • Good top level and full-chip experience is an added advantage
  • Knowledge of Verilog/VHDL
  • Good communication skills and self-discipline contributing in a team environment
  • Ability to independently drive subsystems/IPs P&R and signoff closure working with global teams
  • Ability to mentor juniors and be involved in team development activities
Additional Compensation and Benefit Elements With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our Careers page All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status #LI-MN1

How to apply

To apply for this job you need to authorize on our website. If you don't have an account yet, please register.

Post a resume

Similar jobs

Senior Executive, Finance (BRS & Cashflow Projections)

Accolite Digitial, Hyderabad
4 days ago
About This Role Bounteous x Accolite makes the future faster for the world's most ambitious brands. Our services span Strategy, Analytics, Digital Engineering, Cloud, Data & AI, Experience Design, and Marketing. We are guided by Co-Innovation, our proven methodology of collaborative partnership. Bounteous x Accolite brings together 5000+ employees spanning North America, APAC, and EMEA, and partnerships with leading technology...

Relationship Manager, Priority Clients

Standard Chartered, Hyderabad
1 week ago
Job Summary As a Standard Chartered Relationship Manager, you'll be responsible for managing and developing relationships with high-profile clients to drive business growth and meet the bank's strategic objectives. You'll provide exceptional customer service with the provision of financial solutions while managing operational risk and regulatory requirements. About Wealth and Retail Banking Wealth and Retail Banking (WRB) serves more than...

Supply Chain Planning lead | 15+ years |PAN India

Capgemini, Hyderabad
1 week ago
Primary Skills Capgemini is a global major in value-added Digital Supply Chain services for its clients. This is also a key focus area of organization growth. You will be part of Practice team that plays a critical role in pre-sales and delivery transformation through assessments, solution shaping and transformation projects for large multi-year supply chain services engagements. Pre-sales: Provide direction...